



# **Multiprocessor System**

- · We will look at shared-memory multiprocessors
  - More than one processor sharing the same memory
- · A single CPU can only go so fast
  - Use more than one CPU to improve performance
  - Assumes
    - · Workload can be parallelised
    - Workload is not I/O-bound or memory-bound
- Disks and other hardware can be expensive
  - Can share hardware between CPUs



# Types of Multiprocessors (MPs)

- UMA MP
  - Uniform Memory Access
    - Access to all memory occurs at the same speed for all processors.
- NUMA MP
  - Non-uniform memory access
    - Access to some parts of memory is faster for some processors than other parts of memory
- · We will focus on UMA



4

#### **Bus Based UMA**

Simplest MP is more than one processor on a single bus connect to memory (a)

 Bus bandwidth becomes a bottleneck with more than just a few CPUs



#### **Bus Based UMA**

- Each processor has a cache to reduce its need for access to memory (b)
  - Hope is most accesses are to the local cache
  - Bus bandwidth still becomes a bottleneck with many CPUs



# Cache Consistency • What happens if one CPU writes to address 0x1234 (and it is stored in its cache) and another CPU reads from the same address (and gets what is in its cache)? Private memory CPU CPU M CP











# UMA Crossbar Switch

- Pro
  - Any CPU can access any available memory with less blocking
- Con
  - Number of switches required scales with n².
    - 1000 CPUs need 1000000 switches



THE UNIVERSITY OF NEW SOUTH WALES

# Summary

- · Multiprocessors can
  - Increase computation power beyond that available from a single CPU
  - Share resources such as disk and memory
- However
  - Shared buses (bus bandwidth) limit scalability
    - · Can be reduced via hardware design
    - Can be reduced by carefully crafted software behaviour
       Good cache locality together with private data where possible
- · Question
  - How do we construct an OS for a multiprocessor?
    - · What are some of the issues?



14

#### Each CPU has its own OS

- Statically allocate physical memory to each CPU
- · Each CPU runs its own independent OS
- Share peripherals
- Each CPU (OS) handles its processes system calls



#### Each CPU has its own OS

- Used in early multiprocessor systems to 'get them going'
  - Simpler to implement
  - Avoids concurrency issues by not sharing



#### Issues

- Each processor has its own scheduling queue
   We can have one processor overloaded, and the re-
  - We can have one processor overloaded, and the rest idle
- · Each processor has its own memory partition
  - We can a one processor thrashing, and the others with free memory
    - No way to move free memory from one OS to another
- Consistency is an issue with independent disk buffer caches and potentially shared files



#### Master-Slave Multiprocessors

- OS (mostly) runs on a single fixed CPU
  - All OS tables, queues, buffers are present/manipulated on CPU 1
- User-level apps run on the other CPUs
  - And CPU 1 if there is spare CPU time
- All system calls are passed to CPU 1 for processing





















COMP3231 04s1

26

# Real life Scalability Example

· Students + assignment deadline = machine unusable



# Real life Scalability Example

- To fix the problem, the tenderer supplied more CPUs to improve performance (number increased to 8)
  - No change????
- · Eventually, machine was replaced with
  - Three 2-CPU pizza-box-sized machines, each with 256M RAM
  - Cheaper overall
  - Performance was dramatically improved!!!!!
  - Why?



27

COMP3231 04s1

28

# Real life Scalability Example

- · Paper:
  - Ramesh Balan and Kurt Gollhardt, "A Scalable Implementation of Virtual Memory HAT Layer for Shared Memory Multiprocessor Machines", Proc. 1992 Summer USENIX conference
- The 4-8 CPU machine hit a bottleneck in the single threaded VM code
  - Adding more CPUs simply added them to the wait queue for the VM locks, and made others wait longer
- The 2 CPU machines did not generate that much lock contention and performed proportionally better.



COMP3231 04s1

#### Lesson Learned

- Building scalable multiprocessor kernels is hard
- Lock contention can limit overall system performance



COMP3231 04s1

#### SMP Linux similar evolution

- · Linux 2.0 Single kernel big lock
- · Linux 2.2 Big lock with interrupt handling locks
- · Linux 2.4 Big lock plus some subsystem locks
- Linux 2.6 most code now outside the big lock, data-based locking, lots of scalability tuning, etc, etc..



31

#### Multiprocessor Synchronisation

- · Given we need synchronisation, how can we achieve it on a multiprocessor machine?
  - Unlike a uniprocessor, disabling interrupts does not work.
    - It does not prevent other CPUs from running in
  - Need special hardware support



COMP3231 04s1

32

#### **Recall Mutual Exclusion** with Test-and-Set

enter region: TSL REGISTER,LOCK CMP REGISTER,#0

copy lock to register and set lock to 1 was lock zero'

if it was non zero, lock was set, so loop

JNE enter region | if it RET | return to caller; critical region entered

leave region: MOVE LOCK,#0

RET | return to caller

store a 0 in lock

Entering and leaving a critical region using the TSL instruction

THE UNIVERSITY OF NEW SOUTH WALES

33

#### Test-and-Set

- · Hardware guarantees that the instruction executes atomically.
  - · Atomically: As an indivisible unit.
  - The instruction can not stop half way through

THE UNIVERSITY OF NEW SOUTH WALES

COMP3231 04s1

34

# Test-and-Set on SMP

· It does not work without some extra hardware support



#### Test-and-Set on SMP

- · A solution:
  - Hardware locks the bus during the TSL instruction to prevent memory accesses by any other CPU



#### Test-and-Set on SMP

- Test-and Set is a busy-wait synchronisation primitive
  - Called a spinlock
- · Issue:
  - Lock contention leads to spinning on the lock
    - Spinning on a lock requires bus locking which slows all other CPUs down
      - Independent of whether other CPUs need a lock or not
      - Causes bus contention



37





Thomas Anderson, "The Performance of Spin Lock Alternatives for Shared-Memory Multiprocessors", *IEEE Transactions on Parallel and Distributed Systems*, Vol 1, No. 1, 1990

# Compares Simple Spinlocks

Test and Set

```
void lock (volatile lock_t *1) {
  while (test_and_set(1)) ;
}
```

Read before Test and Set

```
void lock (volatile lock_t *1) {
   while (*1 == BUSY || test_and_set(1)) ;
}
```



41

#### Benchmark

```
for i = 1 ... 1,000,000 {
   lock(l)
   crit_section()
   unlock()
   compute()
```

- Compute chosen from uniform random distribution of mean 5 times critical section
- Measure elapsed time on Sequent Symmetry (20 CPU 30386, coherent write-back invalidate caches)





#### Results

- Test and set performs poorly once there is enough CPUs to cause contention for lock
- Expected
- · Test and Test and Set performs better
  - Performance less than expected
  - Still significant contention on lock when CPUs notice release and all attempt acquisition
- · Critical section performance degenerates
  - Critical section requires bus traffic to modify shared structure
  - Lock holder competes with CPU that missed as they test and set ) lock holder is slower
  - Slower lock holder results in more contention



44

 John Mellor-Crummey and Michael Scott, "Algorithms for Scalable Synchronisation on Shared-Memory Multiprocessors", ACM Transactions on Computer Systems, Vol. 9, No. 1, 1991

45

47



# MCS Lock

· Requires

THE UNIVERSITY OF NEW SOUTH WALES

- compare\_and\_swap()
- exchange()
  - Also called fetch\_and\_store()



COMP9242



#### Selected Benchmark

- Compared
  - test and test and set
  - Others in paper
    - · Anderson's array based queue
    - · test and set with exponential back-off
  - MCS



COMP9242

50



#### **Confirmed Trade-off**

- · Queue locks scale well but have higher overhead
- · Spin Locks have low overhead but don't scale well



THE UNIVERSITY OF NEW SOUTH WALES

COMP9242

#### Other Hardware Provided SMP **Synchronisation Primitives**

- · Atomic Add/Subtract
  - Can be used to implement counting semaphores
- · Compare and Exchange
- · Load linked; Store conditionally
  - Two separate instructions
    - Load value using load linked
    - · Modify, and store using store conditionally
    - · If value changed by another processor, or an interrupt occurred, then store conditionally failed
  - Can be used to implement all of the above primitives
  - Implemented without bus locking



53

# Spinning versus Switching

- · Remember spinning (busy-waiting) on a lock made little sense on a uniprocessor
  - The was no other running process to release the lock
  - Blocking and (eventually) switching to the lock holder is the only option.
- On SMP systems, the decision to spin or block is not as clear.
  - The lock is held by another running CPU and will be freed without necessarily blocking the requestor



# Spinning versus Switching

- Blocking and switching
  - · to another process takes time
    - Save context and restore another
    - Cache contains current process not new process
    - » Adjusting the cache working set also takes time
    - TLB is similar to cache
  - Switching back when the lock is free encounters the same again
- Spinning wastes CPU time directly
- - If lock is held for less time than the overhead of switching to and back
  - ⇒It's more efficient to spin
- ⇒Spinlocks expect critical sections to be short



#### **Preemption and Spinlocks**

- Critical sections synchronised via spinlocks are expected to be short
  - Avoid other CPUs wasting cycles spinning
- · What happens if the spinlock holder is preempted at end of holder's timeslice
  - Mutual exclusion is still guaranteed
  - Other CPUs will spin until the holder is scheduled again!!!!!
- ⇒ Spinlock implementations disable interrupts in addition to acquiring locks to avoid lock-holder preemption



#### Multiprocessor Scheduling

- Given X processes (or threads) and Y CPUs.
  - how do we allocate them to the CPUs



57

# A Single Shared Ready Queue

 When a CPU goes idle, it take the highest priority process from the shared ready queue



# Single Shared Ready Queue

- Pros
  - Simple
  - Automatic load balancing
- Cons
  - Lock contention on the ready queue can be a major bottleneck
    - Due to frequent scheduling or many CPUs or both
  - Not all CPUs are equal
    - · The last CPU a process ran on is likely to have more related entries in the cache.



# Affinity Scheduling

- · Basic Idea
  - Try hard to run a process on the CPU it ran on last time
- · One approach: Two-level scheduling



# Two-level Scheduling

- · Each CPU has its own ready queue
- Top-level algorithm assigns process to CPUs
  - Defines their affinity, and roughly balances the load
- The bottom-level scheduler:
  - Is the frequently invoked scheduler (e.g. on blocking on I/O, a lock, or exhausting a timeslice)
  - Runs on each CPU and selects from its own ready gueue
    - Ensures affinity
  - If nothing is available from the local ready queue, it runs a process from another CPUs ready queue rather than go idle



61

# Two-level Scheduling

- Pros
  - No lock contention on per-CPU ready queues in the (hopefully) common case
  - Load balancing to avoid idle queues
  - Automatic affinity to a single CPU for more cache friendly behaviour

